# AMC589

# Quad ADC @ 3 GSPS with Quad DAC @ 12 GSPS, UltraScale+™, AMC



### Key Features

- Xilinx UltraScale+™ XCVU13P FPGA
- Quad ADC 14-bit @ 3 GSPS (AD9208)
- Quad DAC 16-bit @ 12 GSPS (AD9162 or AD9164)
- Single bank of DDR4 64-bit wide 8 GB Total
- AMC Ports 4-11 are routed to FPGA per AMC.1, AMC.2 and AMC.4 (protocols such as PCIe, SRIO, 1/10/40GbE, etc. are FPGA programmable)
- AMC FCLKA, TCLKA, TCLKB, TCLKC and TCLKD are routed
- Clock Jitter cleaner
- Option for Direct RF Clock sampling for the ADC/DAC
- IPMI 2.0 compliant

### **Benefits**

- Closely coupled ADC and DAC for low-latency response, dual channel for I/Q
- Sampling rate >6 GSPS for radar and EW applications
- Xilinx UltraScale+™ XCVU13P FPGA provides powerful compute resource
- Electrical, mechanical, software, and system-level expertise in house
- Full system supply from industry leader
- AS9100 and ISO9001 certified company





# **AMC589**

The AMC589 provides quad ADC with sample rates of up to 3 GSPS at a 14-bit resolution (AD9208). Also, quad DAC delivers update rates of up to 12 GSPS and incorporates direct RF synthesis at 6 GSPS at a 16-bit resolution (Analog Devices AD9162 or AD9164). This makes AMC589 suitable for signal capture/analysis applications such as COMINT/SIGINT, radar, research and instrumentation.

The unit has an onboard, re-configurable UltraScale+™ XCVU13P FPGA that directly interfaces with ADC/DAC and a single bank of DDR4 memory channels (64-bit wide for a total of 8 GB). This allows for large buffer sizes to be stored during processing as well as for queuing the data to the host.

The AMC589 8 HP panel size will occupy two mid-size slots in a chassis and is available for conduction cooled options, see AMC589C.



Figure 1 AMC589

### **Block Diagram**



Figure 2: AMC589 Functional Block Diagram for Option A = 0



Figure 3: AMC589 Functional Block Diagram for Option A = 1

## **Reference Design**

VadaTech provides an extensive range of Xilinx based FPGA products. The FPGA products are in two categories; FPGA boards with FMC carriers and FPGA products with high speed ADC and DACs. The FPGA products are designed in various architectures such as AMC modules, PCIe cards and Open VPX.

VadaTech provides a reference design implementation for our FPGAs complete with VHDL source code, documentation and configuration binaries. The reference design focuses on the I/O ring of the FPGA to demonstrate low-level operation of the interconnections between the FPGA and other circuits on the board and/or backplane. It is designed to prove out the hardware for early prototyping, engineering/factory diagnostics and customer acceptance of the hardware, but it does not strive to implement a particular end application. The reference VHDL reduces customer time to develop custom applications, as the code can be easily adapted to meet customer's application requirements.

The reference design allows you to test and validate the following functionality (where supported by the hardware):

- Base and Fabric channels
- Clocks
- Data transfers
- Memory
- User defined LEDs

Xilinx provides Vivado Design Suite for developing applications on Xilinx based FPGAs. VadaTech provides reference VHDL developed using the Vivado Design Suite for testing basic hardware functionality. The reference VHDL is provided royalty free to use and modify on VadaTech products, so can be used within applications at no additional cost. However, customers are restricted from redistributing the reference code and from use of this code for any other purpose (e.g. it should not be used on non-VadaTech hardware).

The reference VHDL is shipped in one or more files based on a number of ordering options. Not all ordering options have an impact on the FPGA and a new FPGA image is created for those options that have direct impact on the FPGA. Use the correct reference image to test your hardware. For more information, refer to the FPGA reference design manual for your device which can accessed from customer support site along with the reference images.

### Supported Software

- Default FPGA image stored in flash memory
- Linux BSP
- Build Scripts
- Device Driver
- Reference application projects for other ordering options

The user may need to develop their own FPGA code or adapt VadaTech reference code to meet their application requirements. The supplied precompiled images may make use of hardware evaluation licenses, where necessary, instead of full licenses. This is because VadaTech does not provide licenses for the Vivado tool or Xilinx IP cores, so please contact Xilinx where these are required.

Xilinx also provides System Generator tools for developing Digital Signal Processing (DSP) applications.

See the following links:

Xilinx Vivado Design Suite, Xilinx System Generator for DSP.

## Data Acquisition

VadaTech offers a wide range of FPGA AMCs, RTMs, FMC Carriers and FMCs that can be combined to build a Data Acquisition (DAQ) sub-system. The DAQ Series software, when used with a supported hardware configuration, provides all that is needed to configure the system, acquire data and transfer it to a host processor. It also includes a user-configurable Graphical User Interface (Figure 4), which incorporates real-time display of acquired data. The host can be within the MTCA system or, via PCI113 or PCI123, in a separate PC. Full documentation is provided to allow users to customize system behavior or develop their own application on the AMC/FMC hardware.

The DAQ includes data acquisition software that allows users to get up and running quickly and easily, while providing a high level of performance and allowing the user to extend functionality by adding their own FPGA code. Please contact VadaTech sales for the latest information on supported combinations of VadaTech hardware. (Note that the DAQ Series software is not currently supported for 3rd party hardware).

Components provided in the DAQ software include:

- System libraries to configure clocking and triggers
- Sequencer to configure the acquisition (duration, start, stop)
- High-performance DMA firmware for acquiring ADC outputs and transferring to host processor
- Linux driver for host processor (e.g. AMC72x)
- EPICS channel access client API
- Pre-configured GUI (based on Qt Creator)

This software set allows the user to acquire, transfer and display data without the need for any user programming of the hardware. Status information is included in the GUI display, to ease integration and debugging activity.



Figure 4: Typical Graphic User Interface Display

The data acquisition software provided as part of the DAQ can be used as-delivered without the user needing to develop any FPGA code.

Full source code is provided for the libraries, sequencer, DMA, Linux driver and GUI, allowing users to easily customize or brand to their own requirements at the exception of a low level PCIe IP from Xilinx provided only as Netlist (this low-level block doesn't require modification/customization from integrators or end-users).

# Specifications

| Architecture      |                                                                           |                                                                             |  |
|-------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|--|
| Physical          | Dimensione                                                                | Cingle module 9 HD                                                          |  |
| Fliysical         | Dimensions                                                                | Single module, 8 HP<br>Width: 2.89" (73.5 mm)                               |  |
|                   |                                                                           |                                                                             |  |
| Tune              |                                                                           | Depth: 7.11" (180.6 mm)<br>Xilinx UltraScale+™ XCVU13P FPGA                 |  |
| Туре              |                                                                           |                                                                             |  |
|                   |                                                                           | Single bank of DDR4, 64-bit, 8 GB<br>Quad ADC/Quad DAC                      |  |
| 0()               |                                                                           |                                                                             |  |
| Standards         | <b>_</b>                                                                  |                                                                             |  |
| AMC               |                                                                           | AMC.1, AMC.2 and AMC.4 (FPGA Programmable)                                  |  |
| Module Management |                                                                           | IPMI v2.0                                                                   |  |
| PCIe              |                                                                           | Single x4 or x8 via FPGA to AMC                                             |  |
| SRIO/XAUI         |                                                                           | Single or Dual x4 via FPGA to AMC                                           |  |
| SerDes            |                                                                           | x8 via FPGA to AMC Ports 12-15 and 17-20                                    |  |
| Ethernet          | GbE and 10 GbE                                                            | Dual GbE and 10/40GbE                                                       |  |
| Configuration     |                                                                           |                                                                             |  |
| Power             |                                                                           | ~70W application dependent (may go up to 85W)                               |  |
| Environmental     | Temperature                                                               | See Ordering Options and Environmental Spec Sheet                           |  |
|                   |                                                                           | Storage Temperature: –40° to +85°C                                          |  |
|                   |                                                                           | Operating 9.8 m/s <sup>2</sup> (1G), 5-500 Hz on each axis                  |  |
|                   |                                                                           | Operating 30Gs each axis                                                    |  |
|                   |                                                                           | 5 to 95% non-condensing                                                     |  |
| Front Panel       | Interface Connectors                                                      |                                                                             |  |
|                   |                                                                           | Micro USBs for MGT RS-232 and FPGA RS-232                                   |  |
|                   |                                                                           | Front panel I/O for high speed LVDS differential (8 pairs) or singled ended |  |
|                   | LEDs                                                                      | IPMI management control                                                     |  |
|                   |                                                                           | 8 user defined LEDs                                                         |  |
|                   | Mechanical                                                                | Hot-swap ejector handle                                                     |  |
| Software Support  | Operating System                                                          | Agnostic                                                                    |  |
| Other             |                                                                           |                                                                             |  |
| MTBF              | MIL Hand book 217-F@ TBD hrs                                              |                                                                             |  |
| Certifications    | Designed to meet FCC, CE and UL certifications, where applicable          |                                                                             |  |
| Standards         | VadaTech is certified to both the ISO9001:2000 and AS9100B:2004 standards |                                                                             |  |
| Warranty          | Two (2) years, see VadaTech Terms and Conditions                          |                                                                             |  |
|                   |                                                                           |                                                                             |  |

#### INTEGRATION SERVICES AND APPLICATION-READY PLATFORMS

VadaTech has a full ecosystem of OpenVPX, ATCA and MTCA products including chassis platforms, shelf managers, AMC modules, Switch and Payload Boards, Rear Transition Modules (RTMs), Power Modules, and more. The company also offers integration services as well as preconfigured Application-Ready Platforms. Please contact VadaTech Sales for more information.

# **Ordering Options**

### AMC589 – ABC-DEF-GHJ

| A = RF Direct Clock Sampling                                                                                                                                                                                                                    | D = Utilizing the ADC/DAC Nyquist Zones                                                                                                     | G = Clock Holdover Stability                                                                                                                                                                                                                                                                                                        |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 0 = Direct Clock<br>1 = Onboard Wideband PLL                                                                                                                                                                                                    | $0 = 1^{st/2nd}$<br>1 = 2 <sup>nd</sup> /3 <sup>rd</sup>                                                                                    | 0 = Standard (XO)<br>1 = Stratum-3 (TCXO)                                                                                                                                                                                                                                                                                           |  |
| B = DAC                                                                                                                                                                                                                                         | E = FPGA Speed                                                                                                                              | H = ADC                                                                                                                                                                                                                                                                                                                             |  |
| 0 = Quad DAC Channels (AD9162)<br>1 = Quad DAC Channels (AD9164)<br>2 = No DAC<br>3 = Octal DAC Channels (AD9162)+<br>4 = Octal DAC Channels (AD9164)+<br>5 = Quad DAC (AD9162) with attenuation+†<br>6 = Octal DAC (AD9164) with attenuation+† | 1 = High (-2)*<br>2 = High (-2LE)<br>3 = Highest (-3E)*                                                                                     | 0 = Quad ADC Channels (AD9208)<br>1 = Dual ADC Channels (AD9208)<br>2 = No ADC<br>3 = Octal ADC Channels (AD9208)++                                                                                                                                                                                                                 |  |
| C = Front Panel Size                                                                                                                                                                                                                            | F = PCle Option**                                                                                                                           | J = Temperature Range and Coating                                                                                                                                                                                                                                                                                                   |  |
| 1 = Reserved<br>2 = Reserved<br>3 = Reserved<br>4 = Reserved<br>5 = Reserved<br>6 = Reserved<br>7 = 8 HP<br>8 = 8 HP, MTCA.1 (captive screw both side)<br>9 = 8 HP, SLF*** (captive screw one side)                                             | 0 = No PCIe<br>1 = PCIe on Ports 4-7<br>2 = PCIe on Ports 8-11<br>3 = PCIe on Ports 4-11<br>(x8 or dual x4 requires PCIe softcore for 8-11) | 0 = Commercial (-5° to +55°C), No coating<br>1 = Commercial (-5° to +55°C), Humiseal 1A33 Polyurethane<br>2 = Commercial (-5° to +55°C), Humiseal 1B31 Acrylic<br>3 = Industrial (-20° to +70°C), No coating<br>4 = Industrial (-20° to +70°C), Humiseal 1A33 Polyurethane<br>5 = Industrial (-20° to +70°C), Humiseal 1B31 Acrylic |  |

Notes: \*Minimum Order Quantity applies for these FPGA SKU's.

\*\*When the ports are not PCIe the lanes are electrically compatible with SRIO, XAUI, and other SerDes protocols.

\*\*\*Single Latch Flange (SLF)

+Option H must be 2 (H = 2) to select this option, Minimum Order Quantity applies.

++Option B must be 2 (B = 2) to select this option, Minimum Order Quantity applies.

**†**Attenuators are programmable

For operational reasons VadaTech reserves the right to supply a higher speed FPGA device than specified on any particular order/delivery at no additional cost, unless the customer has entered into a Revision Lock agreement with respect to this product.

### Available Signal Bandwidth

| Ordering Option<br>(Number of Channels) | Interpolation<br>(Minimum) | Maximum Fdata (MHz) | Available Signal Bandwidth (MHz) |
|-----------------------------------------|----------------------------|---------------------|----------------------------------|
| Dual/Quad/Octal ADC (H = 0/1/3)         | Bypass x1                  | 3000                | 1500                             |
| Quad DAC (B = $0/1$ )                   | Bypass x1                  | Fdac = 5000         | Fdac/2 = 2500                    |
| Octal DAC (B = 3/4)                     | Decimation x4              | Fdac/4 = 1250       | 80% to 90% of 1250 (total I/Q)   |

# **Related Products**

VT951



FMC214





- MicroTCA rugged 1U 19" rackmount chassis platform
- Designed to meet MIL-STD-810F, MIL-STD-901D for shock/vibration
- Designed to meet MIL-STD-461E for EMI
- Dual complete transceiver signal chain solution using Analog Devices AD9361 transceiver
- Frequency range 70 MHz to 6 GHz with instantaneous bandwidth from 200 kHz to 56 MHz
- MIMO transceiver is Time Domain Duplex (TDD) and Frequency Domain Duplex (FDD) compatible
- Xilinx UltraScale™ XCKU115 FPGA
- Dual ADC 12-bit @ 6.4 GSPS or quad ADC at 3.2 GSPS
- Dual DAC 16-bit @ 12 GSPS (AD9162 or AD9164)

# Contact

#### VadaTech Corporate Office

198 N. Gibson Road, Henderson, NV 89014 Phone: +1 702 896-3337 | Fax: +1 702 896-0332

#### Asia Pacific Sales Office

7 Floor, No. 2, Wenhu Street, Neihu District, Taipei 114, Taiwan Phone: +886-2-2627-7655 | Fax: +886-2-2627-7792

#### VadaTech European Sales Office

VadaTech House, Bulls Copse Road, Southampton, SO40 9LR Phone: +44 2380 016403

info@vadatech.com | www.vadatech.com

# **Choose VadaTech**

### We are technology leaders

- First-to-market silicon
- Constant innovation
- · Open systems expertise

### We commit to our customers

- · Partnerships power innovation
- · Collaborative approach
- Mutual success

### We deliver complexity

- · Complete signal chain
- System management
- · Configurable solutions

### We manufacture in-house

- Agile production
- · Accelerated deployment
- AS9100 accredited





#### **Trademarks and Disclaimer**

The VadaTech logo is a registered trademark of VadaTech, Inc. Other registered trademarks are the property of their respective owners. AdvancedTCA<sup>™</sup> and the AdvancedMC<sup>™</sup> logo are trademarks of the PCI Industrial Computers Manufacturers Group. All rights reserved. Specification subject to change without notice.

> © 2019 VadaTech Incorporated. All rights reserved. DOC NO. 4FM737-12 REV 01 | VERSION 2.3 – NOV/21

