XMC Xilinx Kintex Ultrascale + FPGA with onboard PLL and front optical option

  • Single width XMC per VITA 42
  • Xilinx Kintex Ultrascale+ (XCKU11P)
  • On board PLL to sync to 1PPS and/or any input frequency (1MHz to 100MHz) for MGT bank synchronization
  • Front I/O with 12 TX/RX optics via MTP/MPO
  • Optical up to 25G per lane to the front (option to run as 100G ethernet or any other protocol)
  • Dual bank of DDR-4 with total of 8GB of memory
  • I/O to the XMC P16 per VITA46.9 as X24s+X8d+X12d

Download Datasheet Add to Info Request

add to compare

The XMC500 is an XMC module per VITA 42 specification and based on the Xilinx Kintex Ultrascale+ FPGA XCKU11P. The XMC500 interfaces to the host via x8 PCIe Gen3 (other protocols such as 1G/10G/40G, Aurora, SRIO, etc. are possible by programming the FPGA).

The XMC500 has dual bank of DDR-4 memory (32-bit wide) for a total of 8GB of memory.

The module follows the VITA 46.9 and routes I/O to XMC P16 as X24s+X8d+X12d. Two of the X24s are used for the 1PPS and sine wave input as sync clock to the on board PLL. There are six LVDS input/output (could be configured in any combination as single ended +1.8V) and ten GPIO +3.3V. Ten of the X12d are high speed SERDES that connect directly to the MGT Bank of the FPGA.

The 10 high speed SERDES going to the P16 could be configured for PCIe or non-PCIe protocols. There are two hard core PCIe and some of the valid PCIe configuration are show below:

  • No PCIe
  • x8 PCIe and x2 PCIe
  • x4 PCIe, x4 not PCIe and x2
  • PCIe x8 not PCIe and x2 PCIe

There are many other combinatorial to take advance of smaller PCIe lanes to add more lanes to the non-PCIe protocols such as:

  • x1 PCIe, x7 not PCIe, x1 PCIe and x1 not PCIe

Please contact VadaTech for other configurations.

The module has an option for the front panel Optical via MTP/MPO optics which can operate up to 25G per lane.  This allows operations such as 100Gb ethernet. Since the FPGA is programable any protocol could be run on these lanes with mix and match including PCIe, Aurora, etc.  

The XMC500 has an on board PLL which can generate any frequency to the MGT banks. The PLL can lock into a 1PPS or 10Mhz (or any sine wave input up to 300MHz) clock. The sync clocks have their input thru the front panel or thru the P16 connectors. User can select the sync input and the priority. The XMC500 could still operate and generate any clock to the MGT without any sync reference clock.

The PLL has hitless fail over its input sync clocks. The PLL has an OCXO for stability reference and XO as the jitter reference.

The module is available in both air cooled and conduction cooled versions.

Key Features
  • Single width XMC per VITA 42
  • Xilinx Kintex Ultrascale+ (XCKU11P)
  • On board PLL to sync to 1PPS and/or any input frequency (1MHz to 100MHz) for MGT bank synchronization
  • Front I/O with 12 TX/RX optics via MTP/MPO
  • Optical up to 25G per lane to the front (option to run as 100G ethernet or any other protocol)
  • Dual bank of DDR-4 with total of 8GB of memory
  • I/O to the XMC P16 per VITA46.9 as X24s+X8d+X12d
Benefits
  • Design utilizes proven VadaTech subcomponents and engineering techniques
  • Electrical, mechanical, software, and system-level expertise in house
  • Full system supply from industry leader
  • AS9100 and ISO9001 certified company
Specifications
Specifications

Block diagram

Related News
Related Products

VPX752

Intel® Xeon™ SoC, PCIe Gen3 and 10GbE (XAUI), 6U VPX

  • 6U VPX module Intel 5th Generation Xeon-D SoC
  • PCIe Gen3 x16 (dual x8 or quad x4)
  • Quad 10GbE XAUI
  • Front-panel video out via DP with dual USB3.0
  • Dual front panel 100/1000/10G Ports
  • Single XMC site with I/O expansion going to P5/P6
  • Dual isolated RS-422/485 and a single RS-232 port
  • Health Management through dedicated Processor
View product VPX752 Data Sheet

VPX762

Intel® Xeon™ D SoC (Skylake-D), PCIe Gen3 and Dual 40GbE, 6U VPX

  • 6U VPX module Xeon-D SoC (Skylake-D) 6th-Generation
  • D-2183IT (16 core @ 2.2 GHz Turbo 3 GHz) or
  • D-2143IT (8 core @ 2.2 GHz Turbo 3 GHz)
  • PCIe Gen3 x16 (bifurcation to dual x8 or quad x4)
  • 64GB of DDR4 with ECC
  • Dual 40GbE or four 10GbE/1GbE to rear
  • Dual 10G-BaseT to the front
  • Dual GbE to the rear
  • Six SATA Ports to the rear
  • M.2 NVMe SSD
  • 64 GB SSD
  • Front-panel video out via DB15
  • Single XMC site with I/O expansion going to P5/P6 per VITA46.9 Pin Field P5W1-P64s+X12d+X8d
  • Dual RS-232 Port
  • Health Management through dedicated Processor
View product VPX762 Data Sheet

Info request

Create a list of products to inquire about for more information or quote request.